# Experiment 2 – Sequential Synthesis and FPGA Programming

Amirhosein Yavarikhoo 810199514

Abstract— In this experiment we use FPGA boards for the first time. The circuit we design is used to detect a sequence; When detected, it puts the input on output for 10 clocks.

*Keywords*, FPGA board, sequence detector, counter, one pulse machine

#### I. INTRODUCTION

FPGA boards are used in many different areas in circuit implementation. In this experiment, we program a FPGA board to manufacture our circuit design.

### II. SERIAL TRANSMITTER

This serial transmitter detects a 110101 sequence. After detecting, valid flag becomes 1 and for the next 10 cycles serial input will be transmitted on serial output. When transmitting is finished, the circuit looks for another start sequence.

#### III. ONE PULSER

FPGA boards work on a high frequency; Therefore, the internal clock in boards is very fast and we can't see the results we're expecting. In order to solve this problem, we use a one pulser device output as a clock enable input for every RTL component used in this circuit. One pulser detects a 010 sequence and creates a single one pulse on the output. This way, we can create a manual clock to see each state and output easily.

In Fig.1 state diagram for One Pulser is shown.



Fig. 1 One Pulser State Diagram

In Fig.2 Verilog code for One Pulser is shown:

```
module one_pulser( input clk, rst, clkPB, output reg clkEn );
            reg [1:0] ps, ns;
            always @(posedge clk, posedge rst) begin
         ns = 2'b0:
         case (ps)
          2'b0:
                         ns = clkPB ? 2'b01 : 2'b0;
          2'b01 : begin ns = 2'b10; clkEn = 1'b1; end
2'b10 : begin ns = clkPB ? 2'b10 : 2'b0; clkEn = 1'b0; end
          default: ns = 2'b0;
13
          endcase
            always @(posedge clk, posedge rst) begin
         if (rst)
          ps <= 2'b0 ;
         else
          ps <= ns;
21
22
23
```

Fig. 2 One Pulser Verilog Code

Now, we create a testbench for this device to show its functionality.

```
Ln#
       `timescale lns/lns
 2
     module one pulserTB();
 3
        reg clkPB = 0,rst = 0,clk =0;
 4
        one pulser CUT1( clk,rst,clkPB,clkEn);
 5
        always #5 clk = ~clk;
 6
        initial begin
         #12 rst = 1'b1;
 8
         #5 rst = 1'b0;
 9
         #19 clkPB = 1'b0;
10
         #22 clkPB =1'b1;
11
         #91 clkPB = 1'b0;
12
         #19 clkPB = 1'b0;
13
         #22 clkPB =1'b1;
14
         #91 clkPB = 1'b0;
         //#20 rst = 1'bl;
15
16
         #40 $stop;
17
        end
18
       endmodule
19
```

Fig. 3 One Pulser Testbench

Testbench waveform is shown below:



Fig. 4 One Pulser Waveform

## IV. ORTHOGONAL FINITE STATE MACHINE

In this experiment we detect a 110101 sequence. To implement this design, we use a Finite State Machine (FSM) in a Moore style. The diagram representing states of this machine is shown below:



Fig. 5 Sequence Detector State Machine

According to this diagram, we program this device in Verilog.

```
Ins
| module seqdtc(input clk_EN,SerIn,clk,rst,co,output reg seroutvalid,serout,inc_cnt,rst_cnt);
| reg [2:0] pstate,nstate;
| parameter [2:0] A=0,B=1,C=2,D=3,E=4,F=5,G=6;
| always@(pstate,co) begin |
| seroutvalid=1'b0; |
| inc_cnt=1'b0; |
| rst_cnt=1'b0; |
| rst_cnt=1'b0; |
| inc_state=3erIn*CiA; |
| inc_state=SerIn*CiA; |
| inc_state=Se
```

Fig. 6 Sequence Detector Verilog Code

Now, we use a counter to count to 10. In order to do this, we set the initial value of the counter at 6 and whenever carry out (co) becomes 1, we've counted to 10.

Verilog code of this counter is shown below:

Fig. 7 Counter Verilog Code

The last component is a hex display to display the counter. Verilog code of this display is shown below:

```
module hexdisplay(input [3:0] number, output reg [6:0] segments);
always @(number) begin
case (number)
                  case (number)
                                     4'd0:segments=7'b1000000;
                                     4'd1:segments=7'b1111001;
                                     4'd2:segments=7'b0100100;
10
                                     4'd3:segments=7'b0110000;
11
                                     4'd4:segments=7'b0011001;
12
13
14
15
16
                                     4'd5:segments=7'b0010010;
                                     4'd6:segments=7'b0000010;
17
18
19
20
21
                                     4'd7:segments=7'b1111000;
                                     4'd8:segments=7'b00000000;
22
23
24
                                     4'd9:segments=7'b0010000;
                                     default:segments=7'b100_0000;
25
26
                  endcase
         end
        endmodule
```

Fig. 8 Hex Display Verilog Code

Now that we have all the components, we connect them together to create a serial transmitter and test it to make sure of its functionality.

Fig. 9 Serial Transmitter Module



Fig. 10 Serial Transmitter Waveform

As we can see, this circuit works as intended.

# V. IMPLEMENTATION

We implement this project on FPGA board. Table.1 shows the component assignment for this board:

TABLE I FPGA COMPONENT ASSIGNMENTS

| Signal      | Board implementation |
|-------------|----------------------|
| serIN       | Switch 0             |
| clkPB       | Switch 1             |
| Rst         | Switch 2             |
| Seroutvalid | LED Red 0            |
| serout      | LED Green 0          |
| Hex display | FPGA monitor         |

Images of the board is shown below:



Fig. 11 Implementation of FPGA



Fig. 12 Implementation of FPGA



Fig.13 Implementation of FPGA